## SEMICONDUCTOR TECHNICAL DATA ## 1. General Description The 24C128 is I2C-compatible Serial EEPROM (Electrically Erasable Programmable Memory) device. It contains a memory array of 128 Kbits (16 Kbytes), which is organized in 64 bytes per page. #### **Features** - Single Supply Voltage and High Speed Mode - Minimum operating voltage down to 1.7V - 1 MHz clock from 2.5V to 5.5V - 400kHz clock from 1.7V to 5.5V - Low power CMOS technology - Read current 0.2mA (400kHz), typical - Write current 0.8mA (400kHz), typical - Schmitt Trigger, Filtered Inputs for Noise Suppression - Sequential & Random Read Features - Page Write Modes, Partial Page Writes Allowed - Write protection of the whole memory array - Additional Write Lockable Page and 128 bits Serial Number - Self-timed Write Cycle (5ms maximum) - High Reliability Endurance:1 Million Write Cycles Data Retention: 100 Years ○ESD Protection (HBM): 6 kV Revision No: 0 ○ Latch up Capability: +/- 200mA (25C) Package: PDIP8, SOP8, TSSOP8, MSOP8, DFN8/UDFN8, SOT23-5, TSOT23-5 #### 订购信息: | 产品料号 | 封装形式 | 打印标识 | 盘装数 | 备注说明 | |--------|--------|------|-----------|------| | 24C128 | SOP8 盘 | 140 | 4000PCS/盘 | 白色盘 | 注: 如实物与订购信息不一致,请以实物为准。 ## 2. Pin Configuration ## 2.1 Pin Configuration Figure 2 - 1 Pin Configuration PDIP8/SOP8/TSSOP8/ MSOP8/ DFN8/ UDFN8 SOT23-5/TSOT23-5 #### 2.2. Pin Definition Table 1 - 1 Pin Definition for PDIP8/ SOP8/ TSSOP8/ DFN8/ MSOP8 Packages | Pin | Name | Туре | Description | | | | | |-----|------|--------|-----------------------|--|--|--|--| | 1 | E0 | Input | Slave Address Setting | | | | | | 2 | E1 | Input | Slave Address Setting | | | | | | 3 | E2 | Input | Slave Address Setting | | | | | | 4 | Vss | Ground | Ground | | | | | | 5 | SDA | I/O | Serial Data Input and Serial Data Output | |---|-----|-------|------------------------------------------| | 6 | SCL | Input | Serial Clock Input | | 7 | WCB | Input | Write Control, Low Enable Write | | 8 | Vcc | Power | Power Supply | Table 2-2 Pin Definition for SOT23-5/TSOT23-5 Packages | Pin | Name | Туре | Description | |-----|------|--------|------------------------------------------| | 1 | SCL | Input | Serial Clock Input | | 2 | Vss | Ground | Ground | | 3 | SDA | I/O | Serial Data Input and Serial Data Output | | 4 | Vcc | Power | Power Supply | | 5 | WCB | Input | Write Control, Low Enable Write | ## 2.3. Pin Descriptions **Serial Clock (SCL):** The SCL input is used to clock in data at positive edge and clock out data from EEPROM at negative edge . **Serial Data (SDA):** The SDA pin is bidirectional for serial data transfer. This pin is open drain driven and may be wired- OR' ed with any number of other open-drain or open-collector devices. **Device Addresses (E2, E1, E0):** The E2, E1 and E0 pins are device address inputs. Typically, the E2, E1 and E0 pins are for hardware addressing and a total of 8 devices can be connected on a single bus system. If these pins are left floating, the E2, E1 and E0 pins will be internally pulled down to Vss, and the corresponding device address is fixed to 0. **Write Control (WCB):** The Write Control input, when WCB is connected directly to VCC, all write operations to the memory are inhibited. When connected to Vss, allows normal write operations. If the pin is left floating, the WCB pin will be internally pulled down to Vss. Supply Voltage (VCC): VCC is the supply voltage . Revision No: 0 **Ground (Vss):** Vss is the reference for the VCC supply voltage. ## 3. Block Diagram Figure 3 - 1 Block Diagram ## 4. Electrical Characteristics Table 4 - 1 Absolute Maximum Ratings [1] | Symbol | Parameter | Min. | Max. | Units | |--------|-------------------------------|------|------|-------| | Тѕтс | Storage Temperature | -65 | 150 | °C | | Та | Ambient operating temperature | -40 | 125 | ů | | Vcc | Supply Voltage | -0.5 | 6.25 | V | | Vio | Input or output range | -0.5 | 6.25 | V | | loL | DC output current ( SDA=0) | - | 5 | mΑ | Note: [1] Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 4 -2 Pin Capacitance [1] | Symbo I | Param | Max. | Units | Test Condition | | |---------|--------------------------|---------|-------|----------------|----------| | Сио | Input / Output Capacitar | 8 | PF | Vi/o = Vss | | | Cin | Input Capacitano | ce (E0, | 6 | PF | Vin= Vss | Note: [1] Test Conditions: $T_A = 25^{\circ}C$ , $f_{SCL} = 1MHz$ , Vcc = 5.0V. **Table 4-3DC Characteristics** ( Unless otherwise specified, $V_{CC} = 1.7V$ to 5.5V, $T_A = -40$ °C to 125°C) | Symbo | Parameter | Min. | Тур. | Max. | Unit | Test Condition | |------------------|------------------------------------|---------|-------|----------|------|-------------------------------------------| | | | 1.7 | - | 5.5 | V | | | Vcc | Supply Voltage | 1.8 | - | 5.5 | V | | | | | 2.5 | - | 5.5 | V | | | lsb | Standby Current | - | - | 1.0 | μА | Vcc = 3.3V, T <sub>A</sub> = 85°C | | | | - | - | 2.0 | μд | Vcc = 5.5V, T <sub>A</sub> = 85°C | | | | - | - | 3.0 | μд | Vcc = 5.5V, T <sub>A</sub> = 105°C | | lcc1 | Supply Current | - | 0.2 | 0.4 | mΑ | Vcc = 5.5V,<br>Read at 400Khz | | lcc2 | Supply Current | - | 0.8 | 1.6 | mΑ | Vcc = 5.5V Write at 400Khz | | lu | Input Leakage Current | - | 0. 10 | 1.0 | μA | Vin = Vcc or Vss | | lLo | Output Leakage Current | - | 0.05 | 1.0 | μA | V <sub>OUT</sub> = V <sub>CC</sub> or Vss | | VIL | Input Low Level | -0.6 | - | 0.3Vcc | V | | | Vih | Input High Level | 0 .7Vcc | _ | Vcc+0 .5 | V | | | Vol1 | Output Low Level Vcc = 1.7V (SDA) | - | - | 0.2 | ٧ | I <sub>OL</sub> = 1.5 mA | | V <sub>OL2</sub> | Output Low Level Vcc = 3.0V (SDA) | - | - | 0.4 | V | I <sub>OL</sub> = 2. 1 mA | # 73 ## FC24C128F/T Table 4-4 AC Characteristics ( Unless otherwise specified, $V_{CC}$ = 1.7V to 5.5V, $T_A$ = -40°C to 125°C, $C_L$ =100pF, Test Conditions are listed in Notes [2] | Symbol | Banamatan. | 1. | 7≤Vcc≤5 | .5 | 2.5≤Vcc≤5.5 | | | | |------------------------|---------------------------------------------------------------|------|---------|------|-------------|------|------|-------| | Cymbol | Parameter | Min. | Тур. | Max. | Min. | Тур. | Max. | Units | | fscL | Clock Frequency, SCL | - | - | 400 | _ | - | 1000 | kHz | | t∟ow | Clock Pulse Width Low | 1.3 | _ | - | 0.4 | - | - | μs | | <b>t</b> ні <b>G</b> н | Clock Pulse Width High | 0.6 | _ | - | 0.4 | - | - | μs | | taa | Clock Low to Data Out Valid | 0.05 | - | 0.9 | 0.05 | - | 0.55 | μs | | ţ١ | Noise Suppression Time | - | - | 0.1 | _ | _ | 0.05 | μs | | tвиғ | Time the bus must be free before a new transmission can start | 1.3 | - | - | 0.5 | - | - | μs | | thd. Sta | START Hold Time | 0.6 | _ | ı | 0.25 | _ | _ | μs | | tsu. sta | START Setup Time | 0.6 | _ | ı | 0.25 | _ | _ | μs | | thd. dat | Data In Hold Time | 0 | - | ı | 0 | - | - | μs | | tsu. dat | Data In Setup Time | 0.1 | - | ı | 0.1 | - | - | μs | | tr | Inputs Rise Time[1] | _ | _ | 0.3 | _ | _ | 0.1 | μs | | tF | Inputs Fall Time <sup>[1]</sup> | - | _ | 0.3 | _ | _ | 0.1 | μs | | tsu. sто | STOP Setup Time | 0.6 | _ | 1 | 0.25 | _ | _ | μs | | tон | Data Out Hold Time | 0.05 | _ | ı | 0.05 | _ | _ | μs | | <b>t</b> su. wcв | WCB pin Setup Time | 1.2 | _ | - | 0.6 | - | _ | μs | | thd. wcb | WCB pin Hold Time | 1.2 | - | - | 0.6 | - | | μs | | twr | Write Cycle Time | _ | _ | 5 | _ | _ | 5 | ms | Notes: [1] This parameter is ensured by characterization not 100% tested [2] AC measurement conditions: $\, \stackrel{*}{\leftarrow} \, R_L \, (\text{connects to V}_{\text{CC}}) \! : 1.3 \text{kQ} \, (2.5 \text{V}, \, 5.5 \text{V}), \, 10 \text{kQ} \, (1.7 \text{V}) \,$ $\diamond$ Input pulse voltages: 0.3 $V_{\text{CC}}$ to 0.7 $V_{\text{CC}}$ ♦ Input rise and fall times: ≤50ns ♦ Input and output timing reference voltages: 0.5V<sub>CC</sub> #### Table 4-5 Reliability Characteristics [1] | Symbol | Parameter | Min. | Тур. | Max. | Unit | |---------------------|----------------|-----------|------|------|--------------| | EDR <sup>[2]</sup> | Endurance | 1,000,000 | | | Write cycles | | DRET <sup>[3]</sup> | Data retention | 100 | | | Years | Note: [1] This parameter is ensured by characterization and is not 100% tested [2] Under the condition: 25°C, 3.3V, Page mode [3] Test condition: T<sub>A</sub> = 55°C Figure 4-1 Bus Timing Figure 4-2 Write Cycle Timing Note: [1] The write cycle time twn is the time from a valid STOP condition of a write sequence to the end of the internal clear/write cycle. #### **Device Power-Up** The EEPROM has a built-in power-on-reset circuit that initializes itself at the same time during power-on. Unsuccessful initialization may cause a malfunction. To operate the power-on-reset circuit normally, the following conditions must be satisfied to raise the power supply voltage. When initialization is successfully completed by the power-on-reset circuit, the EEPROM enters the standby status. tVSL is the time required to initialize the EEPROM. No instructions are accepted during this time. Figure 4-3 Power up Timing Revision No: 0 #### Power Up/Down and Voltage Drop For Power-down to Power-up operation, the Vcc of EEPROM device must below VPWD for at least tPWD timing. Please check the table below for more detail. Figure 4-4 Power down-up Timing | Symbol | Parameter | min | max | unit | |--------|-------------------------------------------------------------------------|-----|--------|------| | VPWD | Vcc voltage needed to below VPWD for ensuring initialization will occur | | 0.7 | V | | tPWD | The minimum duration for ensuring initialization will occur | 300 | | us | | tVSL | V <sub>cc</sub> (min.) to device operation | 70 | | us | | tVR | V <sub>cc</sub> Rise Time | 1 | 500000 | us/V | ## 5. Device Operation #### 5.1 Data Input The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low period (Refer to Figure 4- 1). Data changes during SCL high period will indicate a START or STOP condition as defined below. Figure 5-1 Data Validity #### **5.2 START Condition** A high-to-low transition of SDA with SCL high is a START condition which must precede any other command bits. (Refer to Figure 4-2). #### 5.3 STOP Condition A low-to-high transition of SDA with SCL high is a STOP condition. After a read sequence, the STOP bit will place the 24C128 in a standby mode (Refer to Figure 4-2). Figure 5-2 START and STOP Definition #### 5.4 Acknowledge (ACK) All addresses and data are serially transmitted to and from the 24C128 in 8-bit data. The 24C128 sends a "0" to acknowledge that it has received each data. This happens during the ninth clock cycle. Figure 5-3 Acknowledge Bit Definition #### 5.5 Standby Mode The 24C128 features a low-power standby mode which is enabled: (a) after a fresh power up, (b) after receiving a STOP bit in read mode, and (c) after completing a self-time internal programming operation. #### 5.6 Soft Reset After an interruption in protocol, power loss or system reset, the device can be reset by following steps: (a) Create a START condition, (b) Clock in nine data bits "1", and (c) create another START bit followed by STOP bit condition, as shown below. The device is ready for the next communication after the above steps have been completed. Figure 5-4 Soft Reset #### 5.7 Device Addressing Revision No: 0 The 24C128 requires an 8-bit device address following a START condition to enable the chip for a read or write operation (Refer to table below). The device address consists of a mandatory one-zero sequence for the first four most-significant bits, as shown. Table 5-1 Device Address | Chip | Access area | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|---------------|-------|-------|-------|-------|-------|-------|-------|-------| | | Normal Area | 1 | 0 | 1 | 0 | E2 | E1 | E0 | R/W | | 240420 | ID Page | 1 | 0 | 1 | 1 | E2 | E1 | E0 | R/W | | 24C128 | Lock Bit | 1 | 0 | 1 | 1 | E2 | E1 | E0 | R/W | | | Serial Number | 1 | 0 | 1 | 1 | E2 | E1 | E0 | 1 | #### Table 5-2 Word Address0 | Chip | Data | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|---------------|-------|-------|-------|-------|-------|-------|-------|-------| | | Normal Area | Х | Х | A13 | A12 | A11 | A10 | A9 | A8 | | 040400 | ID Page | Х | Х | X | Х | 0 | 0 | Х | Х | | 24C128 | Lock Bit | Х | Х | Х | Х | Х | 1 | Х | Х | | | Serial Number | Х | Х | Х | Х | 1 | 0 | Х | Х | Table 5-3 Word Address1 | Chip | Data | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|---------------|-------|-------|-------|-------|-------|-------|-------|-------| | 24C128 | Normal Area | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | | ID Page | Х | Х | A5 | A4 | А3 | A2 | A1 | A0 | | | Lock Bit | Х | Х | Х | Х | Х | Х | Х | Х | | | Serial Number | Х | Х | Х | Х | A3 | A2 | A1 | A0 | The E2, E1 and E0 bits allow as many as eight devices on the same bus. These bits must compare to their corresponding hardwired input pins. The E2, E1 and E0 pins use an internal proprietary circuit that biases them to a logic low condition if the pins are floating. The bit0 of the device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low. Upon a matched comparison result, the Chip will output a zero. If not, the device will return to a standby state. #### 5.8 Data Security 24C128 has a hardware data protection scheme that allows the user to write protect the whole memory when the WCB pin is high. Revision No: 0 #### 6. Instructions #### **6.1 Write Operations** #### 6.1.1 Byte Write A write operation requires an 8-bit device address following a two-byte word address and acknowledgment. Upon receipt of this device address, the 24C128 will again respond with a "0" and then clock in the first 8-bit data. Following receipt of the 8-bit data, the 24C128 will output a "0" and the master, such as a master, must terminate the write sequence with a STOP condition. And then the 24C128 enters an internally timed write cycle. All inputs are disabled during this write cycle and the 24C128 will not respond until the write is complete (Refer to Figure 5- 1). Figure 6-1 Byte Write #### 6.1.2 Page Write A page write is initiated in the same way as a byte write, but the master does not send a STOP condition after the first data is clocked in. Instead, after the 24C128 acknowledges receipt of the first data, the master can transmit more data continuously. The 24C128 will respond with a "0" after each data byte received. The master must terminate the page write sequence with a STOP condition. Figure 6-2 Page Write The lowest six bits of the word address are internally incremented following the receipt of each data. The higher word address bits are not incremented, retaining the memory page row location. When the word address, internally generated, reaches the page boundary, the following byte is placed at the beginning of the same page. If more than 64 data are transmitted to the 24C128, the word address will roll-over and previous data will be overwritten. The address roll-over during write is from the last byte of the current page to the first byte of the same page. #### 6.1.3 Acknowledge Polling Once the internally timed write cycle has started, the 24C128 inputs are disabled and acknowledge polling can be initiated. This involves sending a START condition followed by the device address. The read/write bit is representative of the operation desired. Until the internal write cycle has completed will the device respond "0", allowing the read or write sequence to continue. #### 6.1.4 Write Identification Page The Identification Page (64 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode. It is written by the Write Identification Page instruction. This instruction uses the same protocol and format as Page Write (into memory array), except for the following differences: - Device type identifier = 1011b - Address bits A11~A10 must be '00'. - Address bits A5~A0 define the byte address inside the Identification page. - Other Address bits are don't care. If the Identification page is locked, the data bytes transferred during the Write Identification Page instruction are not acknowledged (NoACK). #### 6.1.5 Lock Identification Page The Lock Identification Page instruction (Lock ID) permanently locks the Identification page in Read-only mode. The Lock ID instruction is similar to Byte Write (into memory array) instruction with the following specific conditions: - Device type identifier = 1011b - Address bit A11~A10 must be '01'; all other address bits are don't care - The data byte must be equal to the binary value xxxx xx1x, where x is don't care #### 6.2 Read Operations Read operations are initiated in the same way as write operations with the exception that the read/write select bit in the device address is set to "1". There are three read operations: Current Address Read; Random Address Read and Sequential Read. #### 6.2.1 Current Address Read Revision No: 0 The last address accessed during the last read or write operation is always incremented by one after the STOP condition of the last command. Then the Current Address Read instruction read data start from that address and increased by one after every data byte read. The address counter rolls over to the first byte of the first page if the last byte of the last memory page is encountered. Once the device address with the read/write select bit set to "1" is clocked in and acknowledged by the device, the data at the current address is serially clocked out. The master does not respond with an input "0" but does generate a following STOP condition (Refer to Figure 5-3). Figure 6-3 Current Address Read #### 6.2.2 Random Read A Random Read requires a "dummy" byte write sequence to load in the word address. Once the device address and word address are clocked in and acknowledged by the device, the master must generate another START condition. The master now initiates a Current Address Read by sending a device address with the read/write select bit high. The device acknowledges the device address and serially clocks out the data. The master does not respond with a "0" but does generate a following STOP condition (Refer to Figure 5-4). Figure 6-4 Random Read #### 6.2.3 Sequential Read Sequential Reads are initiated by either a Current Address Read or a Random Address Read. After the master receives a data word, it responds with acknowledge. As long as the device receives acknowledge, it will continue to increment the word address and serially clock out sequential data. When the memory address limit is reached, the word address will roll-over and the Sequential Read will continue. The Sequential Read operation is terminated when the master does not respond with a "0" but does generate a following STOP condition (Refer to Figure 5-5) Figure 6-5 Sequential Read Revision No: 0 #### 6.2.4 Read Identification Page The Identification Page (64 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode. The Identification Page can be read by Read Identification Page instruction which uses the same protocol and format as the Read Command (from memory array) with device type identifier defined as 1011b. The MSB address bits A11 and A10 must be 0 and the LSB address bits A5~A0 define the byte address inside the Identification Page. The number of bytes to read in the ID page must not exceed the page boundary (e.g. when reading the Identification Page from location 58d, the number of bytes should be less than or equal to 6, as the ID page boundary is 64 bytes). #### 6.2.5 Read the Lock Status The locked/unlocked status of the Identification page can be checked by transmitting a specific truncated command [Identification Page Write instruction + one data byte] to the device. The device returns an acknowledge bit if the Identification page is unlocked, otherwise a No-ACK bit if the Identification page is locked. (Refer to Figure 5-6). Figure 6-6 Lock Status Read (When Identification page locked, return No-ACK after the data-in) 15/25 #### 6.2.6 Read Serial Number Reading the serial number is similar to the sequential read sequence but requires use of the device address refer to Table 4- 1, a dummy write, and the use of a specific word address. The entire 128 bits value must be read from the starting address of the serial number block to guarantee a unique number. Since the address pointer of the device is shared between the regular EEPROM array and the serial number block, a dummy write sequence, as part of a Random Read or Sequential Read protocol, should be performed to ensure the address pointer is set to zero. A Current Address Read of the serial number block is supported but if the previous operation was to the EEPROM array, the address pointer will retain the last location accessed, incremented by one. Reading the serial number from a location other than the first address of the block will not result in a unique serial number. Additionally, the word address contains a '10' sequence in bit A11 and A10 of the word address, regardless of the intended address as depicted in Table 4-2. If a word address other than '10' is used, then the device will output undefined data. Example: If the application desires to read the first byte of the serial number, the word address input would need to be 0800h. The Serial Number Read operation is terminated when the master does not respond with a zero (ACK) and instead issues a STOP bit (Refer to Figure 5-7) Figure 6-7 Serial number Read Revision No: 0 #### 7. ORDERING INFORMATION: ## 8. Package information #### 8.1 PDIP8 #### 8.2 SOP8 #### **8.3 TSSOP8** #### 8.4 **DFN8** #### 8.5 UDFN8 #### 8.6 SOT23-5 #### 8.6 SOT23-5 #### 8.8 MSOP8