

# SEMICONDUCTOR TECHNICAL DATA

### FTV05LBUL2

### **ESD Protection Diodes with Ultra Low Capacitance**

The FTV05LBUL2 is designed to protect voltage sensitive components that require ultra-low capacitance from ESD and transient voltage events. Excellent clamping capability, low capacitance, low leakage, and fast response time, make these parts ideal for ESD protection on designs where board space is at a premium. Because of its low capacitance, it is suited for use in high frequency designs such as USB 2.0 high speed and antenna line applications.



#### **Specification Features:**

- Ultra Low Capacitance 3 pF
- · Low Clamping Voltage
- Stand-off Voltage: 5 V
- Low Leakage
- Response Time is Typically < 1.0 ns
- IEC61000-4-2 Level 4 ESD Protection
- This is a Pb-Free Device



### **Ordering information**

| Device     | Marking | Shipping        |  |  |
|------------|---------|-----------------|--|--|
| FTV05LBUL2 | Q5      | 10000/Tape&Reel |  |  |

#### **MAXIMUM RATINGS**

| Rating                                                                 | Symbol           | Value       | Unit |  |
|------------------------------------------------------------------------|------------------|-------------|------|--|
| IEC 61000-4-2 (ESD) Contact<br>Air                                     |                  | ±10<br>±15  | kV   |  |
| Total Power Dissipation on FR-5 Board (Note 1) @ T <sub>A</sub> = 25°C | P <sub>D</sub>   | 200         | mW   |  |
| Storage Temperature Range                                              | T <sub>stg</sub> | −55 to +150 | °C   |  |
| Junction Temperature Range                                             | TJ               | −55 to +150 | °C   |  |
| Lead Solder Temperature – Maximum (10 Second Duration)                 | TL               | 260         | °C   |  |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1.  $FR-5 = 1.0 \times 0.75 \times 0.62$  in.

2019.05.14



## FTV05LBUL2

#### **ELECTRICAL CHARACTERISTICS**

 $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ 

| Symbol          | Parameter                                          |  |  |  |  |  |
|-----------------|----------------------------------------------------|--|--|--|--|--|
| I <sub>PP</sub> | Maximum Reverse Peak Pulse Current                 |  |  |  |  |  |
| V <sub>C</sub>  | Clamping Voltage @ I <sub>PP</sub>                 |  |  |  |  |  |
| $V_{RWM}$       | Working Peak Reverse Voltage                       |  |  |  |  |  |
| I <sub>R</sub>  | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |  |  |  |  |  |
| V <sub>BR</sub> | Breakdown Voltage @ I <sub>T</sub>                 |  |  |  |  |  |
| I <sub>T</sub>  | Test Current                                       |  |  |  |  |  |
| P <sub>pk</sub> | Peak Power Dissipation                             |  |  |  |  |  |
| С               | Capacitance @ V <sub>R</sub> = 0 and f = 1.0 MHz   |  |  |  |  |  |



#### **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25 °C unless otherwise noted)

|            |                   | V <sub>RWM</sub><br>(V) | I <sub>R</sub> (uA)<br>@ V <sub>RWM</sub> | V <sub>BR</sub> (V)<br>@ I <sub>T</sub> = 1mA<br>(Note 2) | C (I | pF) | V <sub>C</sub> (V)<br>@ I <sub>PP</sub> = 2.5 A<br>(Note 3) | I <sub>PP</sub> (A)<br>t <sub>p</sub> =8/20μs | P <sub>PP</sub> (W) | V <sub>C</sub>               |
|------------|-------------------|-------------------------|-------------------------------------------|-----------------------------------------------------------|------|-----|-------------------------------------------------------------|-----------------------------------------------|---------------------|------------------------------|
| Device     | Device<br>Marking | Max                     | Max                                       | Min                                                       | Тур  | Max | Max                                                         | Max                                           | Max                 | Per IEC61000-4-2<br>(Note4)  |
| FTV05LBUL2 | Q 5               | 5.0                     | 0.5                                       | 6.0                                                       | 2.5  | 3   | 12.1                                                        | 2.5                                           | 30                  | Figures 1 and 2<br>See Below |

- 2. V<sub>BR</sub> is measured with a pulse test current I<sub>T</sub> at an ambient temperature of 25°C.
- 3. Surge current waveform per Figure 4.
- 4. For test procedure see Figures 3.



Figure 1. ESD Clamping Voltage Screenshot Positive 8 kV Contact per IEC61000-4-2

Revision No: 1

Figure 2. ESD Clamping Voltage Screenshot Negative 8 kV Contact per IEC61000-4-2



# FTV05LBUL2

#### IEC 61000-4-2 Spec.

|       | -                       |                              |                      |                         |
|-------|-------------------------|------------------------------|----------------------|-------------------------|
| Level | Test<br>Voltage<br>(kV) | First Peak<br>Current<br>(A) | Current at 30 ns (A) | Current at<br>60 ns (A) |
| 1     | 2                       | 7.5                          | 4                    | 2                       |
| 2     | 4                       | 15                           | 8                    | 4                       |
| 3     | 6                       | 22.5                         | 12                   | 6                       |
| 4     | 8                       | 30                           | 16                   | 8                       |



Figure 3. IEC61000-4-2 Spec



Figure 4. 8 X 20 us Pulse Waveform



# FTV05LBUL2

### **SOD-882**

### **DIMENSION OUTLINE:**

Unit:mm





